DocumentCode :
2732947
Title :
High-speed pulse mode neural network with EE weights and on-chip learning (PMNN)
Author :
Bagula, M. ; Huffman, Julie
Author_Institution :
Pico Design, Sunnyvale, CA
fYear :
1991
fDate :
8-14 Jul 1991
Abstract :
Summary form only given, as follows. An architecture and implementation of a pulse mode neural network with EE synapse weights, versatile interface capabilities, and on-chip learning are discussed. The interface has the ability to input data as 8-bit parallel bytes or as 64 parallel pulse streams. Output can be pulses (0-100 MHz) or 8-bit parallel data. The pulse mode neuron using nonvolatile electrically erasable programmable weights and a 100-MHz sigmoid voltage to frequency converter are also considered. Potential systems interfaces include a microprocessor peripheral interface. Various possible approaches and configurations for speech recognition and pattern recognition have been described
Keywords :
EPROM; neural nets; pattern recognition; 100-MHz sigmoid voltage to frequency converter; EE synapse weights; microprocessor peripheral interface; nonvolatile electrically erasable programmable weights; on-chip learning; parallel pulse streams; pattern recognition; pulse mode neural network; pulse mode neuron; speech recognition; Computer architecture; Computer interfaces; Computer networks; Drives; Frequency conversion; Microprocessors; Network-on-a-chip; Neural networks; Neurons; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Neural Networks, 1991., IJCNN-91-Seattle International Joint Conference on
Conference_Location :
Seattle, WA
Print_ISBN :
0-7803-0164-1
Type :
conf
DOI :
10.1109/IJCNN.1991.155512
Filename :
155512
Link To Document :
بازگشت