Title :
High-level optimization of integer multipliers over a finite bit-width with verification capabilities
Author :
Sarbishei, O. ; Tabandeh, M. ; Alizadeh, B. ; Fujita, M.
Author_Institution :
Department of Electrical Engineering, Sharif University of Technology, Tehran, Iran
Abstract :
Integer multipliers with finite output bit-widths are widely used in many Digital Signal Processing (DSP) applications. In such circuits high-level optimizations like Residue Number System (RNS) can be utilized to achieve more efficient architectures compared to the conventional binary representations. This paper presents an efficient high-level Don´t-Care Optimization (DC-Opt) method for integer multipliers and in general Multiply Accumulator (MAC) units when the output result is limited to a finite bit-width. This high-level optimization approach can then be combined with logic optimizations at gate-level. Experimental results have shown major improvements in terms of area and latency compared to the conventional optimization approaches.
Keywords :
Arithmetic; Circuit synthesis; Design optimization; Digital signal processing; Educational technology; Logic; Optimization methods; Signal design; Signal synthesis; Very large scale integration;
Conference_Titel :
Formal Methods and Models for Co-Design, 2009. MEMOCODE '09. 7th IEEE/ACM International Conference on
Conference_Location :
Cambridge, MA, USA
Print_ISBN :
978-1-4244-4806-7
DOI :
10.1109/MEMCOD.2009.5185378