Title :
Noise analysis in hold phase for switched-capacitor circuits
Author :
Gai, Yingkun ; Geiger, Randall ; Chen, Degang
Abstract :
Sample and hold (S/H) circuits play a key role in mixed-signal systems. Sample and hold noise is often the major bottleneck of S/H circuits used in high speed, high resolution applications. Invariably, designers consider only S/H noise contributed during the sampling phase of the switched-capacitor (SC) circuits. Continuous-time noise present during the hold phase is usually ignored. It is shown that continuous-time noise present during the holding phase is a significant contributor to the overall noise in high resolution and high speed circuits. Analytical formulations of the combined noise effects in popular switched-capacitor amplifiers are presented.
Keywords :
circuit noise; sample and hold circuits; switched capacitor networks; continuous-time noise; high speed circuits; hold phase; holding phase; mixed-signal systems; noise analysis; sample and hold circuits; sample and hold noise; sampling phase; switched-capacitor amplifiers; switched-capacitor circuits; Analog-digital conversion; Circuit analysis; Circuit noise; Noise generators; Phase noise; Sampling methods; Signal processing; Switched capacitor circuits; Switches; Switching circuits;
Conference_Titel :
Circuits and Systems, 2008. MWSCAS 2008. 51st Midwest Symposium on
Conference_Location :
Knoxville, TN
Print_ISBN :
978-1-4244-2166-4
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2008.4616732