DocumentCode :
2734458
Title :
A comparison of multiplierless multiple constant multiplication using common subexpression elimination method
Author :
Takahashi, Yasuhiro ; Sekine, Toshikazu ; Yokoyama, Michio
Author_Institution :
Dept. of Electr. & Electron. Eng., Gifu Univ., Gifu
fYear :
2008
fDate :
10-13 Aug. 2008
Firstpage :
298
Lastpage :
301
Abstract :
The common subexpression elimination (CSE) techniques address the issue of minimizing the number of adders needed to implement the multiple constant multiplication (MCM) blocks. In this paper, we provide a comparison of hardware reductions achieved using the horizontal, vertical, oblique and combining horizontal and vertical CSEs in realizing constant multipliers. Our FPGA implementation results included in 52 MCM examples show that three different (horizontal, horizontal and vertical, and efficient horizontal and vertical) CSEs have a good area-time product performance, in the MCM matrix range of 800 and over.
Keywords :
adders; field programmable gate arrays; logic design; multiplying circuits; adders; area-time product performance; common subexpression elimination; constant multipliers; field programmable gate arrays; hardware reduction; multiple constant multiplication; Adders; Computational complexity; Costs; Digital signal processing; Discrete cosine transforms; Field programmable gate arrays; Finite impulse response filter; Hardware; IIR filters; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. MWSCAS 2008. 51st Midwest Symposium on
Conference_Location :
Knoxville, TN
ISSN :
1548-3746
Print_ISBN :
978-1-4244-2166-4
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2008.4616795
Filename :
4616795
Link To Document :
بازگشت