Title :
High performance CMOS driver-receiver pair using low-swing signaling for low power on-chip interconnects
Author :
García, José C. ; Nelson, Juan A Montiel ; Nooshabadi, Saeid
Author_Institution :
Inst. for Appl. Microelectron., Univ. of Las Palmas de Gran Canaria, Las Palmas
Abstract :
This paper describes the design of a symmetric low-swing driver-receiver pair (mj-sib) for driving signals on the global interconnect lines. When implemented on 0.13 mum CMOS 1.2 V technology, mj-sib scheme reduces delay by up to 32% and energy-delay product by up to 45% (with a wire length of 10 mm and the extra fanout load of 2.5 pF on the wire) when compared with other counterpart symmetric and asymmetric low-swing signaling schemes. The key advantages of the proposed signaling scheme is that it requires only one power supply and threshold voltage, hence significantly reducing the design complexity.
Keywords :
CMOS integrated circuits; driver circuits; integrated circuit design; integrated circuit interconnections; low-power electronics; CMOS technology; asymmetric low-swing signaling schemes; design complexity reduction; energy-delay product; global interconnect lines; high performance CMOS driver-receiver pair circuit design; low power on-chip interconnects; mj-sib scheme; reliability analysis; size 0.13 mum; size 10 mm; symmetric low-swing signaling schemes; voltage 1.2 V; CMOS technology; Driver circuits; Integrated circuit interconnections; MOSFETs; Power dissipation; Power supplies; Signal design; Signal processing; Threshold voltage; Wire;
Conference_Titel :
Circuits and Systems, 2008. MWSCAS 2008. 51st Midwest Symposium on
Conference_Location :
Knoxville, TN
Print_ISBN :
978-1-4244-2166-4
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2008.4616845