DocumentCode :
273550
Title :
Phase-lock loops of higher orders
Author :
Kroupa, V.F. ; Sojdr, L.
Author_Institution :
Inst. of Radio Eng., Czechoslovak Acad. of Sci., Prague, Czechoslovakia
fYear :
1989
fDate :
10-13 Apr 1989
Firstpage :
65
Lastpage :
68
Abstract :
Phase-lock loops in frequency synthesizer applications often put contradictory requirements on the designers such as: optimization of the noise behaviour and switching speed, leakage of spurious signals, to mention only the most important. The authors discuss cases where phase-lock loops of 3rd, 4th, and 5th order should be used. Since phase margin is small at the 3rd and 5th order loops they are not suitable in instances where a transportation delay is present. Their advantage is a rather large attenuation at high normalized frequencies, i.e. x≫1. On the other hand the 4th order loops with their large phase margin are rather insensitive to additional transportation delay. Their advantage is either notch properties or additional attenuation, however, only in instances where an increased output noise can be tolerated
Keywords :
frequency synthesizers; network analysis; phase-locked loops; 3rd order loops; 4th order loops; 5th order loops; PLL; contradictory requirements; frequency synthesizer; large attenuation at high normalized frequencies; leakage of spurious signals; noise behaviour; notch properties; phase margin; phase-lock loops; switching speed; transportation delay;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Frequency Control and Synthesis, 1989. Second International Conference on
Conference_Location :
Leicester
Type :
conf
Filename :
20764
Link To Document :
بازگشت