DocumentCode :
2735862
Title :
The design of delay insensitive asynchronous 16-bit microprocessor
Author :
Choi, Byung-Soo ; Lee, Dong-Wook ; Lee, Dong-Ik
Author_Institution :
Dept. of Inf. & Commun., Kwang-Ju Inst. of Sci. & Technol., South Korea
fYear :
1999
fDate :
18-21 Jan 1999
Firstpage :
33
Abstract :
Recently, asynchronous design has resurged to exploit potential advantages of asynchronous VLSI such as; high-performance, low power consumption, timing fault tolerance and design cost reduction. This paper describes our first design and implementation of the DINAMIK project which aims to show realizability of potential merits of asynchronous VLSI and to establish the design methodology. In the design, ease of design (high modularity) and delay insensitivity were especially emphasized while power consumption, performance and area optimization were ignored as the first stage of the project. To achieve our main purpose, a simple architecture and a pessimistic delay assumption have been selected. DINAMIK has been fabricated using 0.6 μm CMOS technology
Keywords :
CMOS digital integrated circuits; VLSI; asynchronous circuits; delays; integrated circuit design; logic design; microprocessor chips; pipeline processing; 0 to 100 C; 0.6 micron; 16 bit; 2 to 8 V; CMOS technology; DINAMIK project; asynchronous VLSI; asynchronous microprocessor; delay insensitive microprocessor; design methodology; CMOS technology; Costs; Delay; Design methodology; Design optimization; Energy consumption; Fault tolerance; Microprocessors; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1999. Proceedings of the ASP-DAC '99. Asia and South Pacific
Conference_Location :
Wanchai
Print_ISBN :
0-7803-5012-X
Type :
conf
DOI :
10.1109/ASPDAC.1999.759703
Filename :
759703
Link To Document :
بازگشت