DocumentCode :
2736176
Title :
An Outside-Rail Opamp Design Targeting for Future Scaled Transistors
Author :
Ishida, Koichi ; Tamtrakarn, Atit ; Sakurai, Takayasu ; Ishikuro, Hiroki
Author_Institution :
Center for Collaborative Res., Tokyo Univ.
fYear :
2005
fDate :
Nov. 2005
Firstpage :
73
Lastpage :
76
Abstract :
An outside-rail output opamp targeting for future scaled MOSFETs is designed and the 3-V-output operation is successfully verified using 1.8-V standard CMOS process. This is the first experimental verification of an outside-rail opamp design which shows area advantage over un-scaled and inside-rail design while keeping signal-to-noise ratio and gain bandwidth constant. The proposed opamp realizes 3-V output swing without gate-oxide stress although implemented in a 1.8-V 0.18-mum standard CMOS process. The chip area is estimated to be 47% of the conventional opamp using a 0.35-mum CMOS and about an order of magnitude smaller compared with the conventional inside-rail 0.18-mum CMOS design due to reduced capacitor area
Keywords :
CMOS analogue integrated circuits; MOSFET circuits; integrated circuit design; operational amplifiers; 0.18 micron; 0.35 micron; 1.8 V; 3 V; CMOS process; future scaled MOSFET; operational amplifiers; outside-rail opamp design; signal-to-noise ratio; Analog circuits; CMOS process; CMOS technology; MOSFETs; Power amplifiers; Radiofrequency amplifiers; Signal design; Signal to noise ratio; Variable structure systems; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Solid-State Circuits Conference, 2005
Conference_Location :
Hsinchu
Print_ISBN :
0-7803-9163-2
Electronic_ISBN :
0-7803-9163-2
Type :
conf
DOI :
10.1109/ASSCC.2005.251810
Filename :
4017534
Link To Document :
بازگشت