DocumentCode
2736197
Title
Interconnect delay estimation models for synthesis and design planning
Author
Cong, Jason ; Pan, David Zhigang
Author_Institution
Dept. of Comput. Sci., California Univ., Los Angeles, CA, USA
fYear
1999
fDate
18-21 Jan 1999
Firstpage
97
Abstract
In this paper we develop a set of interconnect delay estimation models with consideration of various layout optimizations, including optimal wire-sizing (OWS), simultaneous driver and wire sizing (SDWS), and simultaneous buffer insertion/sizing and wire sizing (BISWS). These models have been tested on a wide range of parameters and shown to have about 90% accuracy on average compared with those from running complex optimization algorithms directly followed by HSPICE simulations. Moreover, our models run in constant time in practice. As a result, these simple, fast, yet accurate models are expected to be very useful for a wide variety of purposes, including layout-driven logic and high level synthesis, performance-driven floorplanning, and interconnect planning
Keywords
VLSI; circuit layout CAD; circuit optimisation; delay estimation; high level synthesis; integrated circuit interconnections; integrated circuit layout; integrated circuit modelling; IC design planning; high level synthesis; interconnect delay estimation models; interconnect planning; layout optimizations; layout-driven logic; optimal wire-sizing; performance-driven floorplanning; simultaneous buffer insertion/sizing/wire sizing; simultaneous driver/wire sizing; Algorithm design and analysis; Circuit synthesis; Computer science; Delay estimation; Design optimization; Engines; Integrated circuit interconnections; Iterative algorithms; Testing; Wire;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 1999. Proceedings of the ASP-DAC '99. Asia and South Pacific
Conference_Location
Wanchai
Print_ISBN
0-7803-5012-X
Type
conf
DOI
10.1109/ASPDAC.1999.759720
Filename
759720
Link To Document