Title :
The implementations of adiabatic flip-flops and sequential circuits with power-gating schemes
Author :
Zhang, Weiqiang ; Zhou, Dong ; Hu, Xuanyan ; Hu, Jianping
Author_Institution :
Fac. of Inf. Sci. & Technol., Ningbo Univ., Ningbo
Abstract :
The implementations of adiabatic flip-flops and sequential circuits are described in this paper. The flip-flops are realized with the two-phase CPAL (complementary pass-transistor adiabatic logic) circuits. The two-phase non-overlap power-clock generator is used to supply the CPAL sequential circuits, which is realized by using a simple converter and a single-phase sinusoidal power-clock. A power-gating scheme for the adiabatic sequential circuits is proposed. All circuits are implemented using Chartered 0.35 mum CMOS technology, and full-custom layouts are drawn. Based on the post-layout simulation results, the adiabatic sequential circuits with the power-gating scheme attain large energy savings over a wide range of frequencies, as compared with conventional CMOS circuits.
Keywords :
CMOS logic circuits; VLSI; flip-flops; integrated circuit layout; logic design; low-power electronics; sequential circuits; Chartered CMOS technology; VLSI; adiabatic flip-flops; low-power design; nonoverlap power-clock generator; post-layout simulation; power-gating schemes; sequential circuits; simple converter; single-phase sinusoidal power-clock; size 0.35 mum; two-phase complementary pass-transistor adiabatic logic circuits; Batteries; CMOS logic circuits; CMOS technology; Circuit simulation; Circuit testing; Flip-flops; Logic circuits; Power generation; SPICE; Sequential circuits;
Conference_Titel :
Circuits and Systems, 2008. MWSCAS 2008. 51st Midwest Symposium on
Conference_Location :
Knoxville, TN
Print_ISBN :
978-1-4244-2166-4
Electronic_ISBN :
1548-3746
DOI :
10.1109/MWSCAS.2008.4616912