• DocumentCode
    2736337
  • Title

    A new single-clock flip-flop for half-swing clocking

  • Author

    Kwon, Young-Su ; Park, Bong-Il ; Park, In-Cheol ; Kyung, Chong-Min

  • Author_Institution
    Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Seoul, South Korea
  • fYear
    1999
  • fDate
    18-21 Jan 1999
  • Firstpage
    117
  • Abstract
    We propose a new flip-flop configuration which saves about 60% of total clocking power using a half-swing clock. To use the half-swing clock, level converters or special clock drivers are traditionally required and the power consumptions of this logic cannot be ignored. In the proposed scheme, only NMOS devices are clocked with a half-swing clock in order to make it operate without the level converter or any other additional logics, and the random logic circuits except for the clock and flip-flops are supplied by Vcc while the clock network is supplied by Vcc/2. Compared to the conventional scheme, a great amount of power consumed in clocking which is responsible for a large portion of total chip power can be saved with the proposed new flip-flop configuration
  • Keywords
    CMOS digital integrated circuits; CMOS logic circuits; flip-flops; low-power electronics; timing; CMOS ICs; clock drivers; half-swing clocking; level converters; single-clock flip-flop; Capacitors; Clocks; Degradation; Driver circuits; Energy consumption; Flip-flops; Logic; Switching circuits; Very large scale integration; Voltage;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 1999. Proceedings of the ASP-DAC '99. Asia and South Pacific
  • Conference_Location
    Wanchai
  • Print_ISBN
    0-7803-5012-X
  • Type

    conf

  • DOI
    10.1109/ASPDAC.1999.759727
  • Filename
    759727