Title :
A 10-GHz CMOS PLL with an Agile VCO Calibration
Author :
Lai, Yu-Jen ; Lin, Tsung-Hsien
Author_Institution :
Graduate Inst. of Electron. Eng., Nat. Taiwan Univ., Taipei
Abstract :
This paper reports a fully-integrated 10-GHz CMOS PLL with an agile VCO frequency calibration circuit. The proposed method automatically searches for the optimum VCO tuning curve out of a band of curves using much less time than other existing approaches. The agility is due to the novel searching technique which is based on the comparison of signal periods, rather than counting signal cycles or reading the VCO control voltage after the PLL settled. The proposed PLL is implemented in a 0.18-mum CMOS process. The measured PLL output phase noise at 10 GHz is -102 dBc/Hz at 1-MHz offset frequency and the reference spurs are below -48 dBc. The PLL consumes 44 mW in the low-current mode. The calibration time is less than 4 musec
Keywords :
CMOS analogue integrated circuits; calibration; circuit tuning; microwave integrated circuits; phase locked loops; phase noise; voltage-controlled oscillators; 0.18 micron; 10 GHz; 44 mW; CMOS PLL; agile VCO calibration; frequency calibration circuit; optimum VCO tuning; searching technique; CMOS process; Calibration; Circuit optimization; Frequency measurement; Noise measurement; Phase locked loops; Phase measurement; Tuning; Voltage control; Voltage-controlled oscillators;
Conference_Titel :
Asian Solid-State Circuits Conference, 2005
Conference_Location :
Hsinchu
Print_ISBN :
0-7803-9163-2
Electronic_ISBN :
0-7803-9163-2
DOI :
10.1109/ASSCC.2005.251703