DocumentCode :
2736922
Title :
Comparison of proposed source degeneration and conventional D-latch without tail current source QVCO in 0.18 µm CMOS technology
Author :
Arivazhagan, P. ; Bhattacharyya, Tarun Kanti
Author_Institution :
Dept. of Electron. & Electr. Commun. Eng., Indian Inst. of Technol., Kharagpur, Kharagpur, India
fYear :
2012
fDate :
26-28 July 2012
Firstpage :
1
Lastpage :
8
Abstract :
This paper presents theoretical analysis of the maximum operating frequency of proposed Source Degeneration (SD) and Conventional D-flip flops are estimated. The approach is based on the voltage transfer function, which is derived from small signal model of the circuit. Design approach with pre and post layout simulation results have been presented in detail and compared the performance in terms of power consumption, self oscillation frequency, sensitivity and supply voltage. With example shows the, all pMOS Voltage Controlled Oscilaator (VCO) with MOS capacitor switched capacitor array (SCA) generates the high frequency sinewave reference signals fed in to both divider for to get quadrature (Q) sinewave signals. Various optimization techniques are implemented while designing a QVCO, which facilitates is used to achieve a low power low phase noise performance. Compared to other types of QVCO, the conventional QVCO shows good phase noise performance than normally achieved 6 dB phase noise improvement with carrier frequency. The simulated results shows about 5 dB, 4 dB, 4 dB and 4 dB of phase noise improvement at 10 kHz, 100 kHz, 1 MHz and 3 MHz offset frequency from the 2.4 GHz carrier frequency. This combinational topology doesn´t consume additional power and area than others and shows with improved phase noise performance.
Keywords :
CMOS integrated circuits; flip-flops; optimisation; phase noise; voltage-controlled oscillators; CMOS technology; MOS capacitor SCA; QVCO; combinational topology; conventional D-flip flops; conventional D-latch; frequency 1 MHz; frequency 10 kHz; frequency 100 kHz; frequency 2.4 GHz; frequency 3 MHz; high frequency sinewave reference signals; optimization; pMOS VCO; phase noise; power consumption; quadrature sinewave signals; selfoscillation frequency; sensitivity; size 0.18 mum; source degeneration; supply voltage; switched capacitor array; voltage controlled oscillator; voltage transfer function; CMOS integrated circuits; CMOS technology; Fabrication; Layout; Phase noise; Semiconductor device modeling; CML Divider; Source Degeneration; voltage headroom;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing Communication & Networking Technologies (ICCCNT), 2012 Third International Conference on
Conference_Location :
Coimbatore
Type :
conf
DOI :
10.1109/ICCCNT.2012.6396029
Filename :
6396029
Link To Document :
بازگشت