DocumentCode :
2737095
Title :
A novel pre-truncated fixed-width digital squarer
Author :
Ashrafi, Ashkan ; Thota, Sudheep
Author_Institution :
Dept. of Electr. & Comput. Eng., San Diego State Univ., San Diego, CA
fYear :
2008
fDate :
10-13 Aug. 2008
Firstpage :
958
Lastpage :
961
Abstract :
This paper presents a novel architecture for a fixed-width pre-truncated squarer. In this architecture, the input of the squarer is partially truncated. The rest of the truncation is occurred at the partial product array. The pre-truncation reduces the actual wordlength of the squarer and consequently reduces the complexity of its partial-product array but, it increases the arithmetic error. The partial-product array of the squarer is modified to mitigate this error. The statistical errors of the proposed squarer are calculated and compared with other designs. The squarer is implemented using TSMC 0.13 mum technology. The post synthesis data of the implementation is provided in this paper, which shows a significant reduction in the chip area.
Keywords :
VLSI; digital integrated circuits; error statistics; fixed point arithmetic; frequency synthesizers; integrated circuit design; multiplying circuits; TSMC technology; chip area reduction; complexity reduction; partial product array; post synthesis data; pre-truncated fixed-width digital squarer architecture; size 0.13 mum; statistical errors; wordlength reduction; Computer architecture; Digital arithmetic; Digital signal processing chips; Equations; Frequency synthesizers; Partial transmit sequences; Polynomials; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. MWSCAS 2008. 51st Midwest Symposium on
Conference_Location :
Knoxville, TN
ISSN :
1548-3746
Print_ISBN :
978-1-4244-2166-4
Electronic_ISBN :
1548-3746
Type :
conf
DOI :
10.1109/MWSCAS.2008.4616960
Filename :
4616960
Link To Document :
بازگشت