Title :
A new autosizing algorithm for CMOS combinational logic circuits
Author :
Chung-Yu ; Hwang, Jen-Sheng
Author_Institution :
Nat. Chiao Tung Univ., Taiwan
Abstract :
A sizing and constrained optimization algorithm for CMOS (complementary metal-oxide semiconductor) combinational logic circuits is presented. A constrained optimization problem is first transformed to a Lagrange multiplier form with a suitable cost function. Various techniques are applied to choose optimization variables, initial guess, and optimization direction and to reduce the occurrence of local minimum. As an example, the algorithm is applied to the minimization of power dissipation with a fixed delay constraint for the sizing of CMOS (complementary metal-oxide semiconductor) combinational logic circuits. It is shown that due to the proper choice of optimization variables, initial guess values, and optimization directions and the reduced occurrence of local minimum in the algorithm, the efficiency of the sizing and optimization are improved. The algorithm can be applied to many other circuit optimization problems with constraints
Keywords :
CMOS integrated circuits; combinatorial circuits; integrated logic circuits; logic CAD; CMOS combinational logic circuits; Lagrange multiplier; autosizing algorithm; constrained optimization algorithm; cost function; fixed delay constraint; guess values; local minimum; optimization direction; optimization variables; power dissipation; CMOS logic circuits; Circuit optimization; Combinational circuits; Constraint optimization; Cost function; Delay; Lagrangian functions; MOS devices; Minimization methods; Power dissipation;
Conference_Titel :
VLSI Technology, Systems and Applications, 1989. Proceedings of Technical Papers. 1989 International Symposium on
Conference_Location :
Taipei
DOI :
10.1109/VTSA.1989.68622