DocumentCode :
273864
Title :
A system for hierarchical constraint graph generation and graph compaction for symbolic layout
Author :
de Lange, A.A.J. ; de Lange, J.S.J. ; Vink, J.F.
Author_Institution :
Delft Univ. of Technol., Netherlands
fYear :
1989
fDate :
5-8 Sep 1989
Firstpage :
319
Lastpage :
323
Abstract :
The authors present a novel approach to and system for graph oriented layout compaction for large symbolic layout designs. Hierarchical compaction is performed by first generating geometrical interfaces for compacted subcells which are used as rigid nodes in graphs at higher hierarchical levels. Among other things, technology independency is achieved by defining constraint graphs for leaf cells (contacts, transistors etc.) for each different technology, which can be instantiated (hierarchically or flat) in the constraint graphs of more complex cells (invertor, fulladder, etc.). Further reduction of the complexity of graph generation and compaction is achieved by setting only local constraints in the graphs, which requires an iterative graph-generation/compaction scheme. The compaction algorithm performs a bidirectional breadth-first search through the graph to position layout edges in the critical path and distribute slack
Keywords :
circuit layout CAD; graph theory; iterative methods; symbol manipulation; HP840 computer; bidirectional breadth-first search; compaction algorithm; contacts; critical path; full adder; geometrical interfaces; graph oriented layout compaction; hierarchical constraint graph generation; invertor; iterative graph-generation/compaction scheme; large symbolic layout designs; leaf cells; rigid nodes; transistors;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Circuit Theory and Design, 1989., European Conference on
Conference_Location :
Brighton
Type :
conf
Filename :
51632
Link To Document :
بازگشت