DocumentCode :
273882
Title :
The design of a 50 Mflop arithmetic chip for massively parallel pipelined DSP algorithms: the floating point pipeline CORDIC processor
Author :
de Lange, A.A.J. ; van der Hoeven, A.J. ; Deprettere, E.F. ; Dewilde, P. ; Bu, J.
Author_Institution :
Delft Univ. of Technol., Netherlands
fYear :
1989
fDate :
5-8 Sep 1989
Firstpage :
410
Lastpage :
414
Abstract :
The paper describes a high performance VLSI CORDIC arithmetic chip. It performs 15 106 rotations/sec (50 Mflops) and can be applied as a processing element in parallel/pipelined processor structures (systolic and wavefront arrays) for real time/high speed signal processing algorithms and matrix computation applications. The authors present a novel optimized (floating point) CORDIC algorithm, and architecture, its performance and layout. Algorithm, architecture, performance and layout are parametrized which allows automatic generation of the chip layout for any required chip performance, accuracy and dynamic range of arithmetic operations
Keywords :
VLSI; digital arithmetic; digital signal processing chips; parallel architectures; pipeline processing; 50 MFLOPS; VLSI CORDIC arithmetic chip; chip layout automatic generation; dynamic range; floating point pipeline CORDIC processor; high speed signal processing algorithm; matrix computation applications; parallel structure; pipelined processor structure; real time signal processing; systolic arrays; wavefront arrays;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Circuit Theory and Design, 1989., European Conference on
Conference_Location :
Brighton
Type :
conf
Filename :
51651
Link To Document :
بازگشت