DocumentCode :
2741432
Title :
Symbolic layout techniques for ASIC design
Author :
Chang, Yung-Cheng ; Teng, Chang-Son
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Chiao-Tung Univ., Hsin-Chu, Taiwan
fYear :
1989
fDate :
17-19 May 1989
Firstpage :
252
Lastpage :
255
Abstract :
Techniques are introduced for symbolic layout of ASICs (application-specific integrated circuits). These techniques, which include automatic layout generation, automatic technology update, hierarchical compaction, and symbolic cell library utilization, provide many desirable advantages for ASIC layout. Paradigms of these techniques are illustrated. Some automatic layout styles such as gate matrix, transistor chaining, and metal-metal matrix, are surveyed and tested with real circuits. Area efficiency, algorithmic complexity and electrical properties of these layout styles are analyzed. Comparisons and qualitative characterizations of these approaches are presented
Keywords :
application specific integrated circuits; circuit layout CAD; logic CAD; ASIC design; algorithmic complexity; automatic layout generation; automatic technology update; electrical properties; gate matrix; hierarchical compaction; layout styles; metal-metal matrix; symbolic cell library utilization; symbolic layout; transistor chaining; Application specific integrated circuits; CMOS technology; Circuit testing; Compaction; Computer science; Humans; Integrated circuit layout; Routing; Space technology; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, Systems and Applications, 1989. Proceedings of Technical Papers. 1989 International Symposium on
Conference_Location :
Taipei
Type :
conf
DOI :
10.1109/VTSA.1989.68624
Filename :
68624
Link To Document :
بازگشت