DocumentCode :
2742270
Title :
A 90nm CMOS 5-bit 2GS/s DAC for UWB transceivers
Author :
Wu, Xu ; Steyaert, Michiel
Author_Institution :
ESAT-MICAS, Katholieke Univ. Leuven, Leuven, Belgium
Volume :
1
fYear :
2010
fDate :
20-23 Sept. 2010
Firstpage :
1
Lastpage :
4
Abstract :
A 5-bit 2GS/s current-steering D/A converter for ultra-wideband (UWB) transceivers is presented in this paper. It is based on a full-binary weighted architecture and achieves better than 10-bit static linearity without calibration. The DAC occupies 0.5mm × 0.75mm in a standard 90nm CMOS technology. A spurious-free dynamic range (SFDR) of more than 30dB has been measured over the complete Nyquist interval at sampling frequencies of 2GS/s. The power consumption at a 2GHz clock frequency for a near-Nyquist sinusoidal output signal equals only 12mW. For UWB signals, which have about 500MHz bandwidth, the DAC consumes even less than 8mW.
Keywords :
CMOS integrated circuits; digital-analogue conversion; transceivers; ultra wideband communication; 90nm CMOS technology; bandwidth 500 MHz; current-steering D-A converter; frequency 2 GHz; full-binary weighted architecture; gain 30 dB; near-Nyquist sinusoidal output signal; power 12 mW; spurious-free dynamic range; ultra-wideband transceivers; Arrays; Bandwidth; CMOS integrated circuits; Converters; Driver circuits; Frequency measurement; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ultra-Wideband (ICUWB), 2010 IEEE International Conference on
Conference_Location :
Nanjing
Print_ISBN :
978-1-4244-5305-4
Electronic_ISBN :
978-1-4244-5306-1
Type :
conf
DOI :
10.1109/ICUWB.2010.5614711
Filename :
5614711
Link To Document :
بازگشت