Title :
A hardware accelerated framework for the generation of design validation programs for SMT processors
Author :
Ravotto, D. ; Sánchez, E. ; Reorda, M. Sonza
Author_Institution :
Dipt. di Autom. e Inf., Politec. di Torino, Torino, Italy
Abstract :
In this paper, we propose an innovative emulation-based framework for the generation of test programs oriented to SMT microprocessor validation. The two major characteristics of the proposed framework are an effective method to gather information about the processor internal status via its emulation, and an efficient algorithm which exploits these pieces of information for a generation process which is particularly suited for SMT processors. Performance counters (PCs) as well as ad hoc registers are used to achieve the former result, while a feedback-based generation process is devised to achieve the latter. Experimental results gathered on a real complex design (the OpenSPARC™ T1 core) show that the proposed framework can achieve high quality results with acceptable CPU time and human effort requirements.
Keywords :
Acceleration; Character generation; Counting circuits; Emulation; Hardware; Microprocessors; Personal communication networks; Registers; Surface-mount technology; Testing; SBST; SMT processor validation; automatic test program generation;
Conference_Titel :
Design and Diagnostics of Electronic Circuits and Systems (DDECS), 2010 IEEE 13th International Symposium on
Conference_Location :
Vienna, Austria
Print_ISBN :
978-1-4244-6612-2
DOI :
10.1109/DDECS.2010.5491767