DocumentCode :
274319
Title :
Specification and verification of VLSI systems
Author :
Wilk, A. ; Pnueli, A.
Author_Institution :
Dept. of Comput. Sci., Weizmann Inst. of Sci., Rehovot, Israel
fYear :
1989
fDate :
5-9 Nov. 1989
Firstpage :
460
Lastpage :
463
Abstract :
A hardware verification approach based on linear time temporal logic is described. The authors show that by introducing appropriate abbreviations into linear temporal logic, which facilitate the expression of precise timing constraints, they obtain a very convenient language for the description of the behavior of hardware systems, and for the development of a formal verification system used in proving that designs meet their specifications. The authors automatically verified several sequential circuits. As an example they describe the specification and verification of an edge-triggered D-type flip-flop and the discovery of an error in a published specification. It is demonstrated that the approach is practical and offers a viable alternative to simulation. Comparison is made with other formal methods.<>
Keywords :
VLSI; formal logic; logic design; specification languages; VLSI systems; edge-triggered D-type flip-flop; formal verification system; hardware systems; hardware verification; linear time temporal logic; precise timing constraints; sequential circuits; specification; Circuit simulation; Computer science; Digital systems; Formal verification; Hardware; Integrated circuit interconnections; Inverters; Logic design; Logic devices; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1989. ICCAD-89. Digest of Technical Papers., 1989 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-1986-4
Type :
conf
DOI :
10.1109/ICCAD.1989.76991
Filename :
76991
Link To Document :
بازگشت