• DocumentCode
    274328
  • Title

    Portable parallel logic and fault simulation

  • Author

    Mueller-Thuns, R.B. ; Saab, D.G. ; Damiano, R.F. ; Abraham, J.A.

  • Author_Institution
    Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
  • fYear
    1989
  • fDate
    5-9 Nov. 1989
  • Firstpage
    506
  • Lastpage
    509
  • Abstract
    Consideration is given to the use of general-purpose multiprocessors for various simulation tasks. The aims of the work are to define a general framework for the parallel simulation of digital systems and to develop and evaluate tools for logic and fault simulation that have a good cost-performance ratio. Specifically, a novel partitioning approach is introduced and used as the basis for the parallel logic and fault simulation of synchronous gate-level designs. Performance experiments with prototype implementations on a message passing and a shared memory machine give promising results, in particular for fault simulation.<>
  • Keywords
    circuit analysis computing; digital simulation; logic CAD; logic testing; parallel processing; cost-performance ratio; fault simulation; general-purpose multiprocessors; message passing; parallel logic simulation; parallel simulation of digital systems; partitioning; shared memory machine; simulation tasks; synchronous gate-level designs; Circuit faults; Circuit simulation; Computational modeling; Computer simulation; Digital systems; Discrete event simulation; High performance computing; Logic; Switches; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer-Aided Design, 1989. ICCAD-89. Digest of Technical Papers., 1989 IEEE International Conference on
  • Conference_Location
    Santa Clara, CA, USA
  • Print_ISBN
    0-8186-1986-4
  • Type

    conf

  • DOI
    10.1109/ICCAD.1989.77001
  • Filename
    77001