Title :
Hybrid analog/digital VLSI chip for template matching
Author :
Erten, Gamze ; Salam, Fathi M A
Author_Institution :
Dept. of Electr. Eng., Michigan State Univ., East Lansing, MI, USA
Abstract :
A template matching algorithm, its hybrid analog/digital VLSI implementation, and test results from prototype chips are presented. The inputs to the system are analog values of the pixels of both the template and the region to be matched. The output is a digital code identifying the best match. This hybrid implementation offers two advantages: First, the low-level computationally-intensive template matching task is carried out in analog VLSI with circuits operating in the subthreshold region of transistor operation. The chip consequently consumes very little power. Second, the coded output is digital and hence provides direct interface capability to conventional digital computers. A complete system based on this chip would find numerous applications in edge detection, stereo and motion correspondence, as well as in pattern recognition
Keywords :
VLSI; analogue processing circuits; digital signal processing chips; image matching; mixed analogue-digital integrated circuits; edge detection; hybrid analog/digital VLSI chip; motion correspondence; pattern recognition; stereo correspondence; template matching algorithm; Analog computers; Application software; Circuits; Computer interfaces; Data preprocessing; Digital systems; Distribution functions; Equations; Hardware; Image edge detection; Pattern recognition; Pixel; Probability distribution; Prototypes; Statistical distributions; Testing; Upper bound; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1994., Proceedings of the 37th Midwest Symposium on
Conference_Location :
Lafayette, LA
Print_ISBN :
0-7803-2428-5
DOI :
10.1109/MWSCAS.1994.518951