DocumentCode :
2749346
Title :
MSDCT Architecture Implementation with DA Based Optimized LUT
Author :
Kamran, Muhammad ; Shi, Feng ; Ji, Weixing
Author_Institution :
Dept. of Comput. Sci. & Eng., Beijing Inst. of Technol.
Volume :
2
fYear :
0
fDate :
0-0 0
Firstpage :
10008
Lastpage :
10012
Abstract :
In this paper a modified scaled discrete cosine transform hardware implementation is presented which will be further utilized in video chip application. The hardware design is based on the description of the algorithm along with the proof of operational steps to complete inner product operation required for discrete cosine transform (DCT) application. This paper highlights and compares 8 times 8 pixels block DCT architecture of conventional design with our optimized design. Optimized hardware is presented by virtue of distributed arithmetic (DA) and contains multiplications based on computational sharing multiplier (CSHM) concept. DA is utilized for LUT size optimization which helps to keep the area of chip and complexity of connections reasonably small
Keywords :
digital signal processing chips; discrete cosine transforms; video signal processing; LUT; computational sharing multiplier; distributed arithmetic; hardware design; modified scaled discrete cosine transform; video chip; Adders; Arithmetic; Computer architecture; Discrete cosine transforms; Equations; Hardware; Image coding; Image sampling; Pixel; Table lookup; CSHM; LUT; MSDCT; distributed arithmetic; optimization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Control and Automation, 2006. WCICA 2006. The Sixth World Congress on
Conference_Location :
Dalian
Print_ISBN :
1-4244-0332-4
Type :
conf
DOI :
10.1109/WCICA.2006.1713956
Filename :
1713956
Link To Document :
بازگشت