DocumentCode :
2750461
Title :
Analytic approach to power-constrained CMOS low-noise amplifier design with figure of merit consideration
Author :
Song, Ickhyun ; Koo, Min Suk ; Jung, Hakchul ; Jhon, Hee-Sauk ; Shin, Hyungcheol
Author_Institution :
Seoul Nat. Univ., Seoul
fYear :
2007
fDate :
Oct. 30 2007-Nov. 2 2007
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, design approach for a 5.8-GHz power-constrained CMOS low-noise amplifier using 0.13-mum process technology is presented. To evaluate the overall performance of an LNA, figure of merit (FoM) is adopted. Figure of merit includes power gain, noise figure, power dissipation and the operation frequency. Each performance factor of FoM is analytically expressed in device parameters. We show that FoM is maximized by optimizing the transistor size and bias condition. Effect of the external capacitance between the gate and the source of the input transistor for power-constrained design is explained and its influence on FoM is also discussed.
Keywords :
CMOS integrated circuits; low noise amplifiers; merit consideration; noise figure; operation frequency; power dissipation; power gain; power-constrained CMOS low-noise amplifier design; CMOS technology; Capacitance; Circuit noise; Circuit topology; Frequency; Impedance matching; Inductors; Integrated circuit technology; Low-noise amplifiers; Noise figure;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2007 - 2007 IEEE Region 10 Conference
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-1272-3
Electronic_ISBN :
978-1-4244-1272-3
Type :
conf
DOI :
10.1109/TENCON.2007.4428796
Filename :
4428796
Link To Document :
بازگشت