Title :
A Reconfigurable Parallel Architecture for Image Computing
Author :
Li, Jian ; An, Xiangjing ; Ye, Lei ; He, Hangen
Author_Institution :
Autom. Inst., Nat. Univ. of Defense Technol., Changsha
Abstract :
Algorithms for image processing and computer vision are natural candidates for high performance computing systems. This paper presents a reconfigurable parallel architecture prototype for image processing base on large scale FPGA computing. The introduced architecture can cover a wide range of real-time computer vision applications from preprocessing operations to low-level interpretation. In order to reduce the memory accessing time and communication latency, prime memory system for neighborhood operations or other data structures and FPGA-based transfer interconnection networks were designed in the introduced prototype system. This proposed architecture allows the user to program the system in both high-level (soft-programming) and low-level (hard-programming)
Keywords :
digital signal processing chips; field programmable gate arrays; image processing; parallel architectures; reconfigurable architectures; FPGA-based transfer interconnection networks; image processing; large scale FPGA computing; real-time computer vision; reconfigurable parallel architecture; Application software; Computer architecture; Computer vision; Concurrent computing; Field programmable gate arrays; High performance computing; Image processing; Large-scale systems; Parallel architectures; Prototypes; Reconfigurable computing; computer vision; interconnection networks; parallel processing; prime memory;
Conference_Titel :
Intelligent Control and Automation, 2006. WCICA 2006. The Sixth World Congress on
Conference_Location :
Dalian
Print_ISBN :
1-4244-0332-4
DOI :
10.1109/WCICA.2006.1714060