DocumentCode :
2751250
Title :
Analysis and realization of a low noise amplifier with high linearity and low power dissipation
Author :
Hsieh, Jian-Yu ; Lee, Shuenn-Yuh
Author_Institution :
Nat. Chung-Cheng Univ. Ming-Hsiung, Chjn-Yi
fYear :
2007
fDate :
Oct. 30 2007-Nov. 2 2007
Firstpage :
1
Lastpage :
4
Abstract :
Abstract-This paper presents a low noise amplifier (LNA) with high linearity and low power performance for IEEE 802.11a. The proposed LNA uses a current reuse circuit (CRC) to reduce its power dissipation and a multiple gated circuit (MGC) to improve its linearity. The theoretical analyses of noise, linearity and gain have been described in details to demonstrate the benefits of the LNA. The circuit is fabricated with 0.18 mum CMOS process. The measurement results of the LNA show that gain of 15 dB, isolation of -25 dB, input 1 dB compression point (IPidB) of -18 dBm, input third order intercept point (IIP3) of -3.5 dBm, power dissipation of 7.2 mW and noise figure of 4.2 dB for 1.8 V supply voltage at 5.25 GHz.
Keywords :
CMOS integrated circuits; low noise amplifiers; microwave amplifiers; wireless LAN; CMOS; IEEE 802.11a; LNA; compression point; current reuse circuit; frequency 5.25 GHz; gain 15 dB; input third order intercept point; low noise amplifier; multiple gated circuit; noise figure; power 7.2 mW; size 0.18 mum; voltage 1.8 V; CMOS process; Circuit noise; Cyclic redundancy check; Gain measurement; High power amplifiers; Linearity; Low-noise amplifiers; Noise measurement; Power dissipation; Power measurement; CRC; LNA; MGC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
TENCON 2007 - 2007 IEEE Region 10 Conference
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-1272-3
Electronic_ISBN :
978-1-4244-1272-3
Type :
conf
DOI :
10.1109/TENCON.2007.4428842
Filename :
4428842
Link To Document :
بازگشت