Title :
Design of a 16-bit RISC CPU core in a two phase drive adiabatic dynamic CMOS logic
Author :
Takahashi, Yasuhiro ; Tsuzuki, Daijiro ; Sekine, Toshikazu ; Yokoyama, Masafumi
Author_Institution :
Gifu Univ., Gifu
fDate :
Oct. 30 2007-Nov. 2 2007
Abstract :
We propose a design of a 16-bit RISC CPU core using an adiabatic logic which is called a two phase drive adiabatic dynamic CMOS logic (2PADCL), in this paper. The proposed adiabatic RISC CPU is non-pipelined with a latency of three cycles, and also consists of six blocks; an arithmetic and logic unit (ALU), a program counter, a register file, an instruction decoder unit, a multiplexer and a clock control unit. Through the SPICE simulation, the 2PADCL CPU was evaluated for 0.35 mum standard CMOS library and was compared with the CMOS CPU. The simulation results show that the power consumption of the adiabatic CPU is about 1/4 compared to that of the CMOS CPU.
Keywords :
CMOS logic circuits; SPICE; reduced instruction set computing; RISC CPU core; SPICE simulation; adiabatic dynamic CMOS logic; arithmetic and logic unit; instruction decoder unit; power consumption; program counter; register file; size 0.35 mum; two phase drive; word length 16 bit; Arithmetic; CMOS logic circuits; Clocks; Counting circuits; Decoding; Delay; Logic design; Multiplexing; Reduced instruction set computing; Registers;
Conference_Titel :
TENCON 2007 - 2007 IEEE Region 10 Conference
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-1272-3
Electronic_ISBN :
978-1-4244-1272-3
DOI :
10.1109/TENCON.2007.4428860