DocumentCode :
2751619
Title :
System structure for FPGA-based SOPC design using hard tasks
Author :
Wang, Jianzhuang ; Chen, Youping ; Xie, Jingming ; Chen, Bing ; Lin, Haiping
Author_Institution :
Dept. of Mech. Sci. & Eng., Huazhong Univ. of Sci. & Technol., Hubei
fYear :
2008
fDate :
13-16 July 2008
Firstpage :
1154
Lastpage :
1159
Abstract :
In this paper, the authors present a system structure for FPGA-based SOPC (system on programmable chip) design which uses an embedded processor to do scheduling to the HDL modules as its hard tasks. This kind of structure is implemented on the NIOS-II system offered by ALTERA and uses muC/OS-II as a real-time kernel in the embedded soft processor. The structure of the system is introduced in details on hard tasks, resources, processor and their relationships. A video capture card which is used for medical video capture and processing is also presented as an example to show the implementation and advantage of the structure for a complex embedded system.
Keywords :
embedded systems; field programmable gate arrays; integrated circuit design; microprocessor chips; multichip modules; processor scheduling; system-on-chip; ALTERA; FPGA-based SOPC design; HDL modules; NIOS-II system; embedded processor; embedded soft processor; hard tasks; medical video capture; muC/OS-II; real-time kernel; scheduling; system on programmable chip design; video capture card; Costs; Embedded software; Embedded system; Field programmable gate arrays; Hardware design languages; Job shop scheduling; Kernel; Microcontrollers; Processor scheduling; Real time systems; SOPC; embedded system; hard task; real-time kernel; system structure;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Informatics, 2008. INDIN 2008. 6th IEEE International Conference on
Conference_Location :
Daejeon
ISSN :
1935-4576
Print_ISBN :
978-1-4244-2170-1
Electronic_ISBN :
1935-4576
Type :
conf
DOI :
10.1109/INDIN.2008.4618277
Filename :
4618277
Link To Document :
بازگشت