DocumentCode :
2753059
Title :
A Transaction Level Modeling of Network-on-Chip Architecture for Energy Estimation
Author :
Dinh-Duc, Anh-Vu ; Vivet, Pascal ; Clouard, Alain
Author_Institution :
HCMC Univ. of Technol., Ho Chi Minh City
fYear :
2007
fDate :
5-9 March 2007
Firstpage :
58
Lastpage :
64
Abstract :
The specification on power consumption of a digital system is extremely important due to the growing relevance of the market of portable devices and must be taken into account since the early phases of a complex system-on-chip (SoC) design. Transaction level models for SoC are gaining increasing attention with emerging architectural modeling standards like SystemC. In this paper a transaction level modeling of asynchronous network-on-chip (NOC) architecture is presented. This modeling enables early system-level validation of circuit as well as energy evaluation of circuit, which will have important impact on high-level design decisions.
Keywords :
low-power electronics; network-on-chip; SystemC; asynchronous network-on-chip architecture; complex system-on-chip design; digital system; energy estimation; portable devices; power consumption; transaction level modeling; Cities and towns; Computer architecture; Digital systems; Embedded software; Energy consumption; Integrated circuit modeling; Network-on-a-chip; Phase estimation; Power system modeling; Throughput; Energy optimal control; Network-on-Chip; power simulation; transaction level modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Research, Innovation and Vision for the Future, 2007 IEEE International Conference on
Conference_Location :
Hanoi
Print_ISBN :
1-4244-0694-3
Type :
conf
DOI :
10.1109/RIVF.2007.369136
Filename :
4223053
Link To Document :
بازگشت