Title :
A testable/fault-tolerant FFT processor design
Author :
Lu, Shyue-Kung ; Shih, Jen-Sheng ; Wu, Cheng-Wen
Author_Institution :
Dept. of Electron. Eng., Fu Jen Catholic Univ., Taipei, Taiwan
Abstract :
With the advent of VLSI technology, a large collection of processing elements can be gathered to achieve high-speed computation economically. However, due to the low pin-count-to-component-count ratio, the controllability and observability of such circuits decrease significantly. As a result, the testing of such highly complex and dense circuits becomes very difficult and expensive. A testable/fault-tolerant FFT processor is proposed in this paper. We first propose a testable design scheme for FFT butterfly networks based on M-testability conditions. According to the M-testability conditions, a novel design-for-testability approach is presented and applied to the module-level systolic FFT arrays. Our M-testability conditions guarantee 100% single-module-fault testability with a minimum number of test patterns. Based on this testable design, a reconfiguration mechanism is incorporated to bypass the faulty cells and the testable/fault-tolerant structures are constructed. Special cell designs are presented to implement the design-for-testability and reconfiguration mechanisms. The reliability of the FFT system increases significantly and the hardware overhead is low-about 16% for the module-level design
Keywords :
VLSI; design for testability; digital signal processing chips; fast Fourier transforms; fault tolerant computing; hypercube networks; integrated circuit design; integrated circuit reliability; integrated circuit testing; logic design; logic testing; reconfigurable architectures; systolic arrays; DFT; DSP chip; FFT butterfly networks; M-testability conditions; VLSI technology; design-for-testability; fault-tolerant FFT processor design; module-level systolic FFT arrays; reconfiguration mechanism; single-module-fault testability; test patterns; testable FFT processor design; testable design scheme; Circuit faults; Circuit testing; Controllability; Discrete Fourier transforms; Fault tolerance; Hardware; Observability; Process design; Signal processing algorithms; Very large scale integration;
Conference_Titel :
Test Symposium, 2000. (ATS 2000). Proceedings of the Ninth Asian
Conference_Location :
Taipei
Print_ISBN :
0-7695-0887-1
DOI :
10.1109/ATS.2000.893661