Title :
Timing driven placement using complete path delays
Author :
Donath, Wilm E. ; Norman, Reini J. ; Agrawal, Bhuwan K. ; Bello, Stephen E. ; Han, Sang Yong ; Kurtzberg, Jerome M. ; Lowy, Paul ; McMillan, Roger I.
Abstract :
A methodology for standard cell or gate array designs is described. A new approach is introduced whereby the placement process is divided into a global step and a detailed step. The timing drive placement (TDP) system balances wirability and timing constraints so that the final released design meets timing criteria. This is achieved by dynamically evaluating the timing of critical paths during placement. TDP is significant because convergence to a timed wirable solution early in the physical design cycle is achieved, or else it becomes apparent that logic changes are required
Keywords :
CMOS integrated circuits; VLSI; circuit layout CAD; delays; convergence; critical paths; gate array designs; path delays; timing constraints; timing drive placement; wirability; CMOS technology; Capacitance; Circuits; Data systems; Delay; Equations; Logic design; Timing; Wire; Wiring;
Conference_Titel :
Design Automation Conference, 1990. Proceedings., 27th ACM/IEEE
Conference_Location :
Orlando, FL
Print_ISBN :
0-89791-363-9
DOI :
10.1109/DAC.1990.114834