Title :
A Low-Cost Output Response Analyzer for the Built-in-Self-Test Σ-Δ Modulator Based on the Controlled Sine Wave Fitting Method
Author :
Hung, Shao-Feng ; Hong, Hao-Chiao ; Liang, Sheng-Chuan
Author_Institution :
Dept. of Electr. & Control Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
This paper proposes a low-cost output response analyzer (ORA) for the built-in-self-test (BIST) ¿-¿ ADC based on the controlled sine wave fitting (CSWF) method. The ADC under test (AUT) is composed of a design-for-digital-testability (DfDT) second-order ¿-¿ modulator and a decimation filter. The CSWF BIST procedure requests an ORA to accept the output of the AUT and calculates the offset, the amplitude of the stimulus tone response, and the total-harmonic-distortion-and-noise (THD+N) power in three successive BIST steps respectively. Each BIST step needs an accumulator to conduct the specified BIST function. By sharing an accumulator for every BIST step, the proposed ORA design contains only 1.9 k gates without loss of computational accuracy. The hardware is only 34% of the original design. Simulation results show that the proposed ORA presents accurate SNDR results for the 1 kHz tests.
Keywords :
built-in self test; design for testability; filters; harmonic distortion; sigma-delta modulation; ADC under test; BIST; accumulator; built-in-self-test; controlled sine wave fitting method; decimation filter; design-for-digital-testability; low-cost output response analyzer; second-order ¿-¿ modulator; stimulus tone response; total-harmonic-distortion-and-noise power; Automatic testing; Built-in self-test; Circuit testing; Computational modeling; Control engineering; Costs; Digital modulation; Filters; Frequency; Hardware;
Conference_Titel :
Asian Test Symposium, 2009. ATS '09.
Conference_Location :
Taichung
Print_ISBN :
978-0-7695-3864-8
DOI :
10.1109/ATS.2009.88