Title :
ACT: a DFT tool for self-timed circuits
Author :
Khoche, Ajay ; Brunvand, Erik
Author_Institution :
Sunrise Test Bus. Uni, Viewlogic Syst. Inc., Fremont, CA, USA
Abstract :
This paper presents a Design for Testability (DFT) tool called ACT (Asynchronous Circuit Testing) which uses a partial scan technique to make macro-module based self-timed circuits testable. The ACT tool is the first of its kind for testing macro-module based self-timed circuits. ACT modifies designs automatically to incorporate partial scan and provides a complete path from schematic capture to physical layout. It also has a test generation system to generate vectors for the testable design and to compute fault coverage of the generated tests. The test generation system includes a module for doing critical hazard free test generation using a new 6-valued algebra. ACT has been built around commercial tools from Viewlogic and Cascade. A Viewlogic schematic is used as the design entry point and Cascade tools are used for technology mapping
Keywords :
CMOS logic circuits; asynchronous circuits; automatic test equipment; automatic testing; design for testability; logic testing; modules; ACT; Asynchronous Circuit Testing; DFT tool; Viewlogic; cascade; control modules; critical hazard free test generation; design entry point; fault model; macro-module; partial scan technique; self-timed circuits; technology mapping; test generation; Asynchronous circuits; Automatic testing; Business; Circuit faults; Circuit testing; Clocks; Design for testability; Libraries; Protocols; System testing;
Conference_Titel :
Test Conference, 1997. Proceedings., International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-4209-7
DOI :
10.1109/TEST.1997.639697