• DocumentCode
    275376
  • Title

    Logic optimization algorithm by linear programming approach

  • Author

    Kageyama, Naohiro ; Miura, Chihei ; Shimizu, Tsuguo

  • Author_Institution
    Hitachi Ltd., Tokyo, Japan
  • fYear
    1990
  • fDate
    24-28 Jun 1990
  • Firstpage
    345
  • Lastpage
    348
  • Abstract
    A new logic synthesis algorithm for reducing the delay time with the least increase of gate is presented. This algorithm uses a linear programming approach and makes it possible for delay and gate optimization to be achieved simultaneously from the global point of view. Therefore, this new algorithm prevents the generation of redundant logic arising from the delay time improvement, which is a weakness of the conventional method
  • Keywords
    delays; linear programming; logic CAD; delay time; gate optimization; linear programming approach; logic optimisation algorithm; logic synthesis algorithm; redundant logic; Circuit synthesis; Cost function; Delay effects; Linear programming; Logic circuits; Logic design; Logic programming; Mathematical programming; Minimization; Optimization methods;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 1990. Proceedings., 27th ACM/IEEE
  • Conference_Location
    Orlando, FL
  • ISSN
    0738-100X
  • Print_ISBN
    0-89791-363-9
  • Type

    conf

  • DOI
    10.1109/DAC.1990.114879
  • Filename
    114879