DocumentCode :
275382
Title :
Parallel circuit simulation using hierarchical relaxation
Author :
Hung, G.G. ; Wen, Y.-C. ; Gallivan, K. ; Saleih, R.
Author_Institution :
Center for Supercomput. Res. & Dev., Illinois Univ., Urbana, IL, USA
fYear :
1990
fDate :
24-28 Jun 1990
Firstpage :
394
Lastpage :
399
Abstract :
Described is a class of parallel algorithms for circuit simulation based on hierarchical relaxation that has been implemented on the Cedar multiprocessor. The Cedar machine is a reconfigurable, general-purpose supercomputer that was designed and implemented at the University of Illinois. A hierarchical circuit simulation scheme is developed to exploit the hierarchical organization of Cedar. The new algorithm and a number of key issues, such as multilevel circuit partitioning, data partitioning, cluster algorithm selection, and cluster algorithm implementation, are described. Performance results on a variety of different configurations of Cedar that illustrate the benefits of the hierarchical over the nonhierarchical approach are also presented
Keywords :
circuit analysis computing; parallel algorithms; Cedar multiprocessor; circuit simulation; cluster algorithm selection; data partitioning; general-purpose supercomputer; hierarchical organization; hierarchical relaxation; multilevel circuit partitioning; parallel algorithms; Circuit simulation; Clustering algorithms; Costs; Parallel algorithms; Parallel machines; Parallel processing; Partitioning algorithms; Research and development; Runtime; Supercomputers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1990. Proceedings., 27th ACM/IEEE
Conference_Location :
Orlando, FL
ISSN :
0738-100X
Print_ISBN :
0-89791-363-9
Type :
conf
DOI :
10.1109/DAC.1990.114889
Filename :
114889
Link To Document :
بازگشت