Title :
CMOS amplifier using chopper stabilization and sample-and-hold techniques
Author :
Liu, T.S. ; Wang, Chia-Jiu
Author_Institution :
Univ. of Colorado at Colorado Springs, Colorado Springs
fDate :
Oct. 30 2007-Nov. 2 2007
Abstract :
A low-noise CMOS amplifier operating at a low supply voltage is developed using the noise reduction technique of chopper stabilization. Unlike the conventional chopper stabilization technique that uses low pass filter to reduce the low frequency noise, the proposed amplifier uses the chopper stabilization technique and replaces the demodulator and the low pass filter with sample-and-hold circuit and adder. A simulation shows that the noise filtering performance for the chopper stabilization with sample-and-hold technique reduces the design complexity as well as the silicon area without losing the quality of noise reduction. A noise analysis shows that although the sample-and-hold degrade the signal-to-noise ratio (SNR), the degradation can be minimized by maximizing the duty cycle, minimizing the amplifier bandwidth and accurate matching of capacitance and resistance.
Keywords :
CMOS integrated circuits; adders; choppers (circuits); low noise amplifiers; low-pass filters; sample and hold circuits; CMOS amplifier; adder; chopper stabilization; low pass filter; low-noise amplifier; noise filtering; noise reduction; sample-and-hold circuit; CMOS technology; Choppers; Circuit noise; Degradation; Low pass filters; Low voltage; Low-frequency noise; Low-noise amplifiers; Noise reduction; Signal to noise ratio;
Conference_Titel :
TENCON 2007 - 2007 IEEE Region 10 Conference
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-1272-3
Electronic_ISBN :
978-1-4244-1272-3
DOI :
10.1109/TENCON.2007.4428993