DocumentCode :
2754136
Title :
Algorithms for switch level delay fault simulation
Author :
Bose, Soumitra ; Agrawal, Vishwani D. ; Szymanski, Thomas G.
Author_Institution :
C&C Res. Lab., NEC Res. Inst., Princeton, NJ, USA
fYear :
1997
fDate :
1-6 Nov 1997
Firstpage :
982
Lastpage :
991
Abstract :
Delay test problems are well understood for gate level circuits. For certain logic families, delays depend on the charge stored at internal nodes. For such circuits, gate level models do not surface, A switch level simulator can be used for logic verification and stuck-at fault simulation. Toward making the delay fault simulation possible, this paper contributes three innovations to the switch-level technique: (1) Signals that remain steady over two consecutive vectors are identified using additional strength designations for charge and discharge paths; (2) Delay faults are propagated through MOS gates using articulation analyse´s of the graph; and (3) A modified relaxation procedure determines the steady or non-steady status of signals at the same time it evaluates nodes. Experimental results demonstrate the validity of algorithms
Keywords :
automatic testing; delays; digital simulation; fault location; iterative methods; logic testing; MOS gates; channel graphs; gate level circuits; gate level models; iterative relaxation algorithms; logic verification; modified relaxation; stuck-at fault simulation; switch level delay fault simulation; switch level simulator; switch-level technique; Circuit faults; Circuit simulation; Circuit testing; Delay effects; Logic; Propagation delay; Signal processing; Surface discharges; Switches; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Conference, 1997. Proceedings., International
Conference_Location :
Washington, DC
ISSN :
1089-3539
Print_ISBN :
0-7803-4209-7
Type :
conf
DOI :
10.1109/TEST.1997.639714
Filename :
639714
Link To Document :
بازگشت