Title :
Low power spread spectrum code generator based on parallel shift register implementation
Author_Institution :
Texas Univ., Arlington, TX, USA
Abstract :
This paper describes a very low-power Gold code generator based on a parallel implementation of linear feedback shift registers. The parallel architecture dissipates less power than the conventional serial architecture and also allows a higher throughput rate. The parallel architecture and its associated switch minimization algorithm are explained and the architecture of the code generator is described. The Gold code generator designed in a 2 micron CMOS technology consumes less than 1000 microwatts when clocked at 50 MHz.
Keywords :
spread spectrum communication; 1000 muW; 50 MHz; CMOS technology; Gold code generator; linear feedback shift registers; low-power design; parallel architecture; parallel shift register implementation; spread spectrum code generator; switch minimization algorithm; CMOS technology; Clocks; Gold; Linear feedback shift registers; Minimization methods; Parallel architectures; Power generation; Spread spectrum communication; Switches; Throughput;
Conference_Titel :
Low Power Electronics, 1994. Digest of Technical Papers., IEEE Symposium
Conference_Location :
San Diego, CA, USA
Print_ISBN :
0-7803-1953-2
DOI :
10.1109/LPE.1994.573189