DocumentCode :
2754516
Title :
Computation Reduction Techniques for Vector Median Filtering and their Hardware Implementation
Author :
Tasdizen, Ozgur ; Hamzaoglu, Ilker
Author_Institution :
Fac. of Eng. & Natural Sci., Sabanci Univ., Istanbul, Turkey
fYear :
2010
fDate :
1-3 Sept. 2010
Firstpage :
731
Lastpage :
736
Abstract :
Vector Median Filters (VMFs) are used in many image and video processing applications. Recently, they are used for Frame Rate Up-Conversion (FRC). However, they are difficult to implement in real-time because of their high computational complexity. Therefore, in this paper, we propose several techniques to reduce the computational complexity of VMFs by using data reuse methodology and by exploiting the spatial correlations in the motion vector field. In addition, we designed and implemented an efficient VMF hardware including the computation reduction techniques exploiting the spatial correlations in the motion vector field on a low cost Xilinx XC3S400A-5 FPGA. The FPGA implementation can work at 145 MHz and it can process more than 94 high definition frames per second.
Keywords :
computational complexity; field programmable gate arrays; median filters; Xilinx XC3S400A-5 FPGA; computational complexity; frame rate up-conversion; vector median filtering; Clocks; Computational complexity; Correlation; Field programmable gate arrays; Filtering; Hardware; Registers; computation reduction; frame rate conversion; hardware implementation; vector median filter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design: Architectures, Methods and Tools (DSD), 2010 13th Euromicro Conference on
Conference_Location :
Lille
Print_ISBN :
978-1-4244-7839-2
Type :
conf
DOI :
10.1109/DSD.2010.102
Filename :
5615433
Link To Document :
بازگشت