DocumentCode :
2754940
Title :
SIRUP: Switch Insertion in RedUndant Pipeline Structures for Yield and Yield/Area Improvement
Author :
Mirza-Aghatabar, Mohammad ; Breuer, Melvin A. ; Gupta, Sandeep K.
Author_Institution :
Ming Hsieh Dept. of Electr. Eng., Univ. of Southern California, Los Angeles, CA, USA
fYear :
2009
fDate :
23-26 Nov. 2009
Firstpage :
193
Lastpage :
199
Abstract :
Except for regular arrays, yield enhancement for high performance VLSI systems is usually addressed at the physical layers rather than at the architectural level. In addition, pipelines are prevalent in many SoC architectures. In this paper we present new architectural approaches and results to improve the yield and yield/area of pipelines by using redundancy and steering logic . We present a procedure of time complexity O(n) that finds the minimal number of switches to insert within an n-stage redundant pipeline of order q to improve yield. Experimental results indicate that for parameter values of interests, this procedure also improves the yield/area of the pipeline, especially when the yields for some modules are low.
Keywords :
VLSI; electronic engineering computing; pipeline processing; redundancy; switches; system-on-chip; SIRUP; SoC architecture; VLSI systems; steering logic; switch insertion redundant pipeline structure; time complexity; yield enhancement; Bidirectional control; Broadcasting; Feeds; Logic; Network-on-a-chip; Physical layer; Pipelines; Switches; System testing; Very large scale integration; redundant pipeline; switch; yield; yield/area;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2009. ATS '09.
Conference_Location :
Taichung
ISSN :
1081-7735
Print_ISBN :
978-0-7695-3864-8
Type :
conf
DOI :
10.1109/ATS.2009.40
Filename :
5359363
Link To Document :
بازگشت