DocumentCode :
2755204
Title :
A Low Overhead On-Chip Path Delay Measurement Circuit
Author :
Pei, Songwei ; Li, Huawei ; Li, Xiaowei
Author_Institution :
Key Lab. of Comput. Syst. & Archit., Beijing, China
fYear :
2009
fDate :
23-26 Nov. 2009
Firstpage :
145
Lastpage :
150
Abstract :
In this paper, we present a novel on-chip path delay measurement circuit for efficiently detecting and debugging of delay faults in the fabricated integrated circuits. Several delay stages are employed in the proposed circuit, whose delay ranges are increased by a factor of two gradually from the last to the first delay stage. Thus, the proposed method can achieve a large delay measurement range with a small quantity of delay stages. Experimental results show that a significant reduction in both delay measurement time and area overhead can be obtained compared to the previous Vernier Delay Line based delay measurement schemes. In addition, by conducting delay compensation, the proposed method can achieve both improved delay measurement resolution and measurement accuracy.
Keywords :
delay lines; delays; integrated circuit testing; integrated logic circuits; logic testing; time measurement; delay faults; flip flops; integrated circuits; logic testing; low overhead on-chip path delay measurement circuit; Added delay; Area measurement; Circuit faults; Debugging; Delay effects; Delay lines; Electrical fault detection; Fault detection; Integrated circuit measurements; Time measurement; Delay Measurement; Delay Range; Path Delay; Resolution; Vernier Delay Line;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2009. ATS '09.
Conference_Location :
Taichung
ISSN :
1081-7735
Print_ISBN :
978-0-7695-3864-8
Type :
conf
DOI :
10.1109/ATS.2009.64
Filename :
5359379
Link To Document :
بازگشت