DocumentCode :
2756492
Title :
Temporal partitioning combined with design space exploration for latency minimization of run-time reconfigured designs
Author :
Kaul, Meenakshi ; Vemuri, Ranga
Author_Institution :
Lab. for Digital Design Environ., Cincinnati Univ., OH, USA
fYear :
1999
fDate :
9-12 March 1999
Firstpage :
202
Lastpage :
209
Abstract :
We present combined temporal partitioning and design space exploration techniques for synthesizing behavioral specifications for run-time reconfigurable processors. Design space exploration involves selecting a design point for each task from a set of design points for that task to achieve latency minimization of partitioned solutions. We present an iterative search procedure that uses a core ILP (integer linear programming) technique, to obtain constraint satisfying solutions. The search procedure explores different regions of the design space while accomplishing combined partitioning and design space exploration. A case study of the DCT (discrete cosine transform) demonstrates the effectiveness of our approach.
Keywords :
discrete cosine transforms; integer programming; linear programming; logic CAD; logic partitioning; microprocessor chips; reconfigurable architectures; behavioral specifications; constraint satisfying solutions; core ILP; design space exploration; discrete cosine transform; integer linear programming; iterative search procedure; latency minimization; reconfigurable processors; run-time reconfigured designs; temporal partitioning; Circuits; Contracts; Delay; Discrete cosine transforms; Integer linear programming; Linear programming; Minimization; Read only memory; Runtime environment; Space exploration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition 1999. Proceedings
Conference_Location :
Munich, Germany
Print_ISBN :
0-7695-0078-1
Type :
conf
DOI :
10.1109/DATE.1999.761123
Filename :
761123
Link To Document :
بازگشت