DocumentCode :
2757285
Title :
Faults Coverage Improvement Based on Fault Simulation and Partial Duplication
Author :
Borecký, Jaroslav ; Kohlik, Martin ; Kubátová, áHana ; Kubalik, Pavel
Author_Institution :
Dept. of Digital Design, Czech Tech. Univ. in Prague, Prague, Czech Republic
fYear :
2010
fDate :
1-3 Sept. 2010
Firstpage :
380
Lastpage :
386
Abstract :
A method how to improve the coverage of single faults in combinational circuits is proposed. The method is based on Concurrent Error Detection, but uses a fault simulation to find Critical points - the places, where faults are difficult to detect. The partial duplication of the design with regard to these critical points is able to increase the faults coverage with a low area overhead cost. Due to higher fault coverage we can increase the dependability parameters. The proposed modification is tested on the railway station safety devices designs implemented in the FPGA.
Keywords :
circuit simulation; combinational circuits; fault tolerance; logic design; combinational circuit; concurrent error detection; fault coverage improvement; fault simulation; partial duplication; Circuit faults; Field programmable gate arrays; Rail transportation; Relays; Safety devices; Security; Table lookup; Concurrent Error Detection; FPGA; Fault Simulation; Fault Tolerant; Partial Duplication; Railway Station; Secure Device;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design: Architectures, Methods and Tools (DSD), 2010 13th Euromicro Conference on
Conference_Location :
Lille
Print_ISBN :
978-1-4244-7839-2
Type :
conf
DOI :
10.1109/DSD.2010.112
Filename :
5615583
Link To Document :
بازگشت