DocumentCode :
2757299
Title :
A Class of Recursive Networks on a Chip for Enhancing Intercluster Parallelism
Author :
Takesue, Masaru
Author_Institution :
Dept. Appl. Inf., Hosei Univ., Tokyo, Japan
fYear :
2010
fDate :
1-3 Sept. 2010
Firstpage :
389
Lastpage :
392
Abstract :
Future VLSI technologies will allow for multiple clusters each of a number of processing nodes to be put on a single chip. Although we may then be able to select a network topology matching an application assigned to each cluster, it may be difficult to decide the topologies of connections between the (intra)cluster networks for effective parallel processing by the cooperation of clusters. To alleviate the problem, this paper proposes a class of recursive networks, RNs, of which constituent networks can have different topologies and sizes in different recursive levels but also in the same level. In RN, the last-level networks define the cluster networks, and the level-i network associated with a cluster network defines the i-th intercluster network between the cluster and another cluster. The cluster and intercluster networks can be any kinds of standard networks, such as the mesh and bus. The paper presents a partition-based method of generating RN and its routing and layout methods.
Keywords :
VLSI; VLSI technology; intercluster network; intercluster parallelism; intracluster network; level-i network; network topology; parallel processing; partition-based method; recursive network; single chip; Layout; Lead; Network topology; Parallel processing; Routing; System-on-a-chip; Topology; NoC; intercluster network; intercluster parallelism; layout; partitioning; recursive network; routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design: Architectures, Methods and Tools (DSD), 2010 13th Euromicro Conference on
Conference_Location :
Lille
Print_ISBN :
978-1-4244-7839-2
Type :
conf
DOI :
10.1109/DSD.2010.46
Filename :
5615584
Link To Document :
بازگشت