DocumentCode :
2757348
Title :
At-speed boundary-scan interconnect testing in a board with multiple system clocks
Author :
Shin, Jongchul ; Kim, Hyunjin ; Kang, Sungho
Author_Institution :
Comput. Syst. Lab., Yonsei Univ., Seoul, South Korea
fYear :
1999
fDate :
1999
Firstpage :
473
Lastpage :
477
Abstract :
As an at-speed solution to board-level interconnect testing, an enhanced boundary-scan architecture utilizing a combination of slightly modified boundary-scan cells and a user-defined register is proposed. Test methods based on the new architecture can accomplish cost-effective at-speed testing and propagation delay measurements on board-level interconnects. Particularly when the board under test has multiple domains of interconnects controlled by different clock speeds, our at-speed solution is much more efficient than other previous works
Keywords :
automatic testing; boundary scan testing; delays; printed circuit testing; at-speed boundary-scan interconnect testing; board-level interconnect testing; boundary-scan cells; clock speeds; multiple domains; multiple system clocks; propagation delay measurements; user-defined register; Clocks; Control systems; Costs; Delay; Integrated circuit interconnections; Laboratories; Logic; Optical propagation; System testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition 1999. Proceedings
Conference_Location :
Munich
Print_ISBN :
0-7695-0078-1
Type :
conf
DOI :
10.1109/DATE.1999.761168
Filename :
761168
Link To Document :
بازگشت