DocumentCode :
2757423
Title :
On Scaling Speedup with Coarse-Grain Coprocessor Accelerators on Reconfigurable Platforms
Author :
Kornaros, George ; Motakis, Antonios
fYear :
2010
fDate :
1-3 Sept. 2010
Firstpage :
355
Lastpage :
362
Abstract :
Instruction set accelerator architectures have emerged recently as light-weight hardware coprocessors, so as to transparently improve applications performance. This paper investigates the effectiveness of adding hardware accelerators as refers to scaling, based on applications that show data level parallelism such as image edge detection and fractal applications. The implementation results using reconfigurable technology show that, by utilizing a number of hardware coprocessor units, applications such as Sobel edge detection can achieve speedup more than 37×. Finally, architectural directions based on the developed case studies show that even better performance can be achieved when the overheads of communication, of serialized data accesses, shared memory and of bus protocols are reduced.
Keywords :
coprocessors; edge detection; field programmable gate arrays; instruction sets; multiprocessing systems; parallel processing; Sobel edge detection; coarse-grain coprocessor accelerators; data level parallelism; fractal application; instruction set accelerator architecture; light-weight hardware coprocessors; reconfigurable technology; Acceleration; Coprocessors; Field programmable gate arrays; Fractals; Hardware; Parallel processing; Pixel; Coprocessor; Embedded Processing; Hardware accelerator; Multiprocessor on FPGA; SIMD; Speedup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design: Architectures, Methods and Tools (DSD), 2010 13th Euromicro Conference on
Conference_Location :
Lille
Print_ISBN :
978-1-4244-7839-2
Type :
conf
DOI :
10.1109/DSD.2010.79
Filename :
5615590
Link To Document :
بازگشت