DocumentCode :
2757475
Title :
Integrating symbolic techniques in ATPG-based sequential logic optimization
Author :
Millán, Enrique San ; Entrena, Luis ; Espejo, José A. ; Chiusano, Silvia ; Corno, Fulvio
Author_Institution :
Dept. de Ingeneria Electr., Electron. y Autom., Univ. Carlos III de Madrid, Spain
fYear :
1999
fDate :
9-12 March 1999
Firstpage :
516
Lastpage :
520
Abstract :
This paper presents a new integrated approach to logic optimization for sequential circuits. The approach is based on the redundancy addition and removal algorithm, which is based on automatic test pattern generation (ATPG) techniques, and improves it using symbolic techniques based on BDDs. The advantage of the integrated approach lies in the ability of Symbolic Techniques to provide exact and extensive information about the sequential behavior of the portion of the circuit that is of interest to the logic optimization algorithm. Experimental results are provided that show the superiority of the approach to the original ATPG-based optimization approach.
Keywords :
automatic test pattern generation; binary decision diagrams; circuit optimisation; equivalent circuits; redundancy; sequential circuits; symbol manipulation; ATPG-based sequential logic optimization; BDDs; automatic test pattern generation; logic optimization algorithm; redundancy addition; redundancy removal algorithm; symbolic techniques; Automatic logic units; Automatic test pattern generation; Automatic testing; Boolean functions; Combinational circuits; Data structures; Equivalent circuits; Logic gates; Redundancy; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition 1999. Proceedings
Conference_Location :
Munich, Germany
Print_ISBN :
0-7695-0078-1
Type :
conf
DOI :
10.1109/DATE.1999.761175
Filename :
761175
Link To Document :
بازگشت