DocumentCode :
2758606
Title :
STE based verification of the look-aside interface
Author :
Li, Donglin ; Ahmed, Asif Iqbal ; Mohamed, Otmane Ait
Author_Institution :
Dept. of Electr. & Comput. Eng., Concordia Univ., Montreal, Que.
fYear :
2005
fDate :
1-4 May 2005
Firstpage :
669
Lastpage :
672
Abstract :
In this paper we investigate the model checking of the look-aside interface (LA-1 standard) using STE, a model checking technique based on a form of quaternary symbolic simulation. The look aside interface is intended for devices located adjacent to a network processing device (NPE) that off load certain tasks from the network processor. For our verification purpose, we first extracted some safety properties of the LA-1 interface based on its design specification. Then, we developed a synthesizable RTL model of the LA-1 interface using Verilog, which was then translated to Exlif format in order to be accepted by the STE tool. Afterwards, we described those safety properties as STE assertions and performed the verification. Finally, to evaluate our approach, we verified the same properties using the RuleBase model checker from IBM
Keywords :
hardware description languages; program verification; user interfaces; Exlif format; RuleBase model checker; Verilog; look-aside interface; model checking technique; network processing device; quaternary symbolic simulation; safety properties; verification purpose; Art; Computational modeling; Computer simulation; Coprocessors; Design engineering; Electronic mail; Hardware design languages; Joining processes; Network synthesis; Safety;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2005. Canadian Conference on
Conference_Location :
Saskatoon, Sask.
ISSN :
0840-7789
Print_ISBN :
0-7803-8885-2
Type :
conf
DOI :
10.1109/CCECE.2005.1557019
Filename :
1557019
Link To Document :
بازگشت