Title :
Designing Efficient Source Routing for Mesh Topology Network on Chip Platforms
Author :
Mubeen, Saad ; Kumar, Shashi
Author_Institution :
Dept. of Electron. & Comput. Eng., Jonkoping Univ., Jonkoping, Sweden
Abstract :
Efficient on-chip communication is very important for exploiting enormous computing power available on a multi-core chip. Network on Chip (NoC) has emerged as a competitive candidate for implementing on-chip communication. Routing algorithms significantly affect the performance of a NoC. Most of the existing NoC architectural proposals advocate distributed routing algorithms for building NoC platforms. Although source routing offers many advantages, researchers avoided it due to its apparent disadvantage of larger header size requirement that results in lower bandwidth utilization. In this paper we make a strong case for the use of source routing for NoCs, especially for platforms with small sizes and regular topologies. We present a methodology to compute application specific efficient paths for communication among cores with a high degree of load balancing. The methodology first selects the most appropriate deadlock free routing algorithm, from a set of routing algorithms, based on the application´s traffic patterns. Then the selected (possibly adaptive) routing algorithm is used to compute efficient static paths with the goal of link load balancing. We demonstrate through simulation based evaluation that source routing has a potential of achieving higher performance, for example up to 28% lower latency even at medium load, as compared to distributed routing. A simple scheme is proposed for encoding of router ports to reduce the header overhead. A generic simulator was developed for evaluation and performance comparison between source routing and distributed routing. We also designed a router to support source routing for mesh topology NoC platforms.
Keywords :
multiprocessing systems; network routing; network topology; network-on-chip; deadlock free routing algorithm; distributed routing; generic simulator; link load balancing; mesh topology; multicore chip; network-on-chip platform; on-chip communication; source routing algorithm; Algorithm design and analysis; Encoding; Heuristic algorithms; Network topology; Routing; System-on-a-chip; Topology; Distributed Routing; Network on Chip (NoC); Performance Analysis; Routing Algorithms; Source Routing;
Conference_Titel :
Digital System Design: Architectures, Methods and Tools (DSD), 2010 13th Euromicro Conference on
Conference_Location :
Lille
Print_ISBN :
978-1-4244-7839-2
DOI :
10.1109/DSD.2010.57